# Lab Report 1

### Workshop 1:

**Clock Dividers** 



Period = 1.31072 ms

2) P = 1.31072 ms $T = 10^{-5} \text{ ms}$ 

$$D = \frac{T}{P} * 100\% = \frac{10^{-5}}{1.31072} * 100\% \approx 7.629 * 10^{-4} \%$$

3) clk\_dv = 0 when clk\_en is high



4)

#### Debouncing

- 1) Clk\_en\_d is used for debouncing getting the signal from clk\_en, When clk\_en switches from a low state to a high state, clk\_en\_d follows suit, but it does so with a slight delay of one clock cycle. The reason we use this as separate registers is to ensure that the multiple signals aren't sent. Once the clock signal experiences an upward transition (goes from low to high), clk\_en\_d becomes active and temporarily blocks the next clock pulse from occurring.
- 2) yes, this works as intended. The value of clk\_dv[16] is directly derived from clk\_dv\_inc[16]. As a result, the most significant bit (bit 16) of clk\_dv will switch between 0 and 1 an equal number of times over a sufficient period. It will function correctly because the counts will ultimately balance out.









#### Register File

- 1) Line 33, sequential as it uses non-blocking assignments (<=) -> rf[i\_wsel] <= i\_data
- 2) Lines 35 and 36, which is combinatorial as it uses blocking assignments (= ) and thus the values would only be assigned once the statements above were executed.. If we were to manually implement this, we would use two multiplexers(4\*1) to implement these two lines

3)



## Workshop 2

- 1) Instructions are sent to UUT at lines 71-73 in the task tskRunInst.
- 2) The tasks which are run are tskRunPUSH, tskRunADD, tskRunMULT, and tskRunSEND which then call tskRunInst.